RUS  ENG
Full version
JOURNALS // Sistemy i Sredstva Informatiki [Systems and Means of Informatics] // Archive

Sistemy i Sredstva Inform., 2023 Volume 33, Issue 2, Pages 4–12 (Mi ssi879)

This article is cited in 3 papers

Multiplexed self-timed pipeline

Yu. A. Stepchenkov, Yu. G. Diachenko, D. Yu. Stepchenkov, D. Yu. Diachenko, G. A. Orlov

Federal Research Center "Computer Science and Control" of the Russian Academy of Sciences, 44-2 Vavilov Str., Moscow 119133, Russian Federation

Abstract: The article considers the problem of correct practical implementation of a self-timed pipeline with multiplexing of actively operating stages taking into account the circuitry limitations imposed by the technology used. Complementing two parallel branches with a self-timed marker FIFO (First-Input–First-Output) reduces the average latency of the pipeline and ensures its operation is self-timed. With sufficient FIFO capacity, successive data portions can be processed simultaneously by different pipeline's branches. The circuitry solutions of the multiplexed pipeline's individual units guarantee pipeline practical feasibility in any complementary metal – oxide – semiconductor process at domestic semiconductor factories.

Keywords: self-timed circuit, pipeline, multiplexing, latency, performance.

Received: 22.11.2022

DOI: 10.14357/08696527230201



© Steklov Math. Inst. of RAS, 2026